## **Chapter 5 Objectives**

- Selected areas covered in this chapter.
  - Half adder/ Full adder
  - Analyzing/using decoders & encoders in circuits.
  - Advantages and disadvantages of LEDs.
  - Operation of multiplexers and demultiplexers in circuit applications.
  - Comparing two binary numbers by using the magnitude comparator circuit.
  - Function and operation of code converters.
  - digital circuits using the data bus concept.

- Digital systems obtain data and information continuously operated on in some manner:
  - Decoding/encoding.
  - Multiplexing/demultiplexing,.
  - Comparison; Code conversion; Data busing.
- These and other operations have been facilitated by the availability of numerous ICs in the MSI (medium-scale-integration) category.

#### Half-Adder

Basic rules of binary addition are performed by a **half adder**, which has two binary inputs (*A* and *B*) and two binary outputs (Carry out and Sum).

The inputs and outputs can be summarized on a truth table.

| Inp | Inputs |              | outs |
|-----|--------|--------------|------|
| Α   | В      | <b>C</b> out | Σ    |
| 0   | 0      | 0            | 0    |
| 0   | 1      | 0            | 1    |
| 1   | 0      | 0            | 1    |
| 1   | 1      | 1            | 0    |
|     |        |              |      |

The logic symbol and equivalent circuit are:





#### Full-Adder

By contrast, a **full adder** has three binary inputs (*A*, *B*, and Carry in) and two binary outputs (Carry out and Sum). The truth table summarizes the operation.

A full-adder can be constructed from two half adders as shown:



| Inp | outs |                        | Outputs |   |  |
|-----|------|------------------------|---------|---|--|
| Α   | В    | <b>C</b> <sub>in</sub> | Cout    | Σ |  |
| 0   | 0    | 0                      | 0       | 0 |  |
| 0   | 0    | 1                      | 0       | 1 |  |
| 0   | 1    | 0                      | 0       | 1 |  |
| 0   | 1    | 1                      | 1       | 0 |  |
| 1   | 0    | 0                      | 0       | 1 |  |
| 1   | 0    | 1                      | 1       | 0 |  |
| 1   | 1    | 0                      | 1       | 0 |  |
| 1   | 1    | 1                      | 1       | 1 |  |



#### Parallel Adders

Full adders are combined into parallel adders that can add binary numbers with multiple bits. A 4-bit adder is shown.



The output carry (C4) is not ready until it propagates through all of the full adders. This is called *ripple carry*, delaying the addition process.

#### Parallel Adders

The logic symbol for a 4-bit parallel adder is shown. This 4-bit adder includes a carry in (labeled (C0)) and a Carry out (labeled C4).



The 74LS283 is an example. It features *look-ahead carry*, which adds logic to minimize the output carry delay. For the 74LS283, the maximum delay to the output carry is 17 ns.

#### Comparators .

The function of a comparator is to compare the magnitudes of two binary numbers to determine the relationship between them. In the simplest form, a comparator can test for equality using XNOR gates.

How could you test two 4-bit numbers for equality?

AND the outputs of four XNOR gates.



#### Comparators

IC comparators provide outputs to indicate which of the numbers is larger or if they are equal. The bits are numbered starting at 0, rather than 1 as in the case of adders. Cascading inputs are provided to expand the comparator to larger numbers.



The IC shown is the 4-bit 74LS85.

# Magnitude Comparator

TRUTH TABLE

H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial

|                                 | COMPARI                         | NG INPUTS                       |                                 | CAS                 | CASCADING INPUTS               |                  |                     | OUTPUTS                        |                  |  |
|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------|--------------------------------|------------------|---------------------|--------------------------------|------------------|--|
| A <sub>3,</sub> B <sub>3</sub>  | A <sub>2</sub> , B <sub>2</sub> | A <sub>1</sub> , B <sub>1</sub> | A <sub>0</sub> , B <sub>0</sub> | I <sub>A&gt;B</sub> | I <sub>A<b< sub=""></b<></sub> | I <sub>A=B</sub> | O <sub>A&gt;B</sub> | O <sub>A<b< sub=""></b<></sub> | O <sub>A=B</sub> |  |
| A <sub>3</sub> >B <sub>3</sub>  | X                               | Х                               | Х                               | Х                   | X                              | Х                | Н                   | L                              | L                |  |
| A <sub>3</sub> <b<sub>3</b<sub> | ×                               | ×                               | X                               | X<br>X              | ×                              | X                | L                   | н                              | L                |  |
| $A_3 = B_3$                     | $A_2 > B_2$                     | ×                               | X<br>X<br>X                     | X                   | ×                              | X<br>X<br>X      | Н                   | L                              | L                |  |
| $A_3 = B_3$                     | A <sub>2</sub> <b<sub>2</b<sub> | X                               | X                               | X                   | X                              | X                | L                   | н                              | L                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 > B_1$                     | ×                               | X                   | X                              | ×<br>×<br>×      | Н                   | L                              | L                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | A <sub>1</sub> <b<sub>1</b<sub> | X                               | X                   | X                              | X                | L                   | Н                              | L                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 > B_0$                     | X                   | X                              | X                | н                   | L                              | L                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 < B_0$                     | Х                   | X                              | X                | L                   | н                              | L                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0=B_0$                       | Н                   | L                              | L                | Н                   | L                              | L                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0=B_0$                       | L                   | Н                              | L                | L-                  | Н                              | L                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 = B_0$                     | X                   | X                              | Н                | L                   | L                              | Н                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 = B_0$                     | L                   | L                              | L                | H                   | H                              | L                |  |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 = B_0$                     | Н                   | Н                              | L                | L                   | L                              | L                |  |

#### Comparators

IC comparators can be expanded using the cascading inputs as shown. The lowest order comparator has a HIGH on the A=B input.



## **Magnitude Comparator**

# Magnitude comparator used in a digital thermostat.



#### 5-1 Decoders

- Decoders are used when an output or a group of outputs is to be activated only on the occurrence of a specific combination of input levels.
- A decoder accepts a set of inputs that represents a binary number activating only the output that corresponds to the input number.

For each of these input combinations, only one of the *M* outputs will be active (HIGH); all the other outputs are LOW.



Many decoders are designed to produce active-LOW outputs, where only the selected output is LOW while all others are HIGH.

# Circuitry for a decoder with three inputs and 8 outputs.



# Circuitry for a decoder with three inputs and 8 outputs.



This can be called a *3-line-to-8-line decoder*—it has three input lines and eight output lines.

Also called a binary-to-octal decoder or converter—taking three-bit binary input code and activating one of eight (octal) outputs.

Also referred to as a 1-of-8 decoder—only 1 of the 8 outputs is activated at one time.

#### 5-1 Decoders

- Some decoders have one or more enable inputs used to control the operation of the decoder.
  - The decoder is enabled only if ENABLE is HIGH.
- With common ENABLE line connected to a fourth input of each gate:
  - If ENABLE is HIGH, the decoder functions normally.
    - A, B, C input will determine which output is HIGH.
  - If ENABLE is LOW, all outputs will be forced LOW.
    - Regardless of the levels at the A, B, C inputs.

## The 74ALS138 decoder.



7442 BCD-to-decimal decoder.

This decoder does *not* have an enable input.





| 4    |    |    |
|------|----|----|
| - Im | pu | to |
| 88.8 | νu | ю  |

| D           | С           | В           | А                | Active Output                                                                                       |
|-------------|-------------|-------------|------------------|-----------------------------------------------------------------------------------------------------|
| LLLL        | L<br>L<br>L | L<br>H<br>H | L<br>H<br>L<br>H | $\begin{array}{c} \overline{O}_0 \\ \overline{O}_1 \\ \overline{O}_2 \\ \overline{O}_3 \end{array}$ |
| L<br>L<br>L | H<br>H<br>H | L<br>H<br>H | L<br>H<br>L      | Ō <sub>4</sub><br>Ō <sub>5</sub><br>Ō <sub>6</sub><br>Ō <sub>7</sub>                                |
| H           | L           | L<br>L<br>H | H<br>L<br>H      | O <sub>8</sub><br>O <sub>9</sub><br>None                                                            |
| H           | HH          | H           | L<br>H           | None<br>None<br>None                                                                                |
| H           | Н           | H           | L<br>H           | None<br>None                                                                                        |

H = HIGH Voltage Level L = LOW Voltage Level

### 7445 BCD-to-decimal decoder/driver.



Suitable for directly driving loads such as indicator LEDs or lamps, relays, or dc motors.



Termed a *driver* because this IC has open-collector outputs that operate at higher current/voltage limits than a normal TTL output.

- The 7-segment display is a common way to display decimal or hexadecimal characters.
  - One common arrangement uses light emitting diodes (LEDs) for each segment.



Diodes allow current to flow in one direction, but block flow in the other direction.



When the LED anode is more positive than the cathode by approximately  $2_{(t)}^{V}$ , the LED will light up.

- The 7-segment display is a common way to display decimal or hexadecimal characters.
  - One common arrangement uses light emitting diodes (LEDs) for each segment.



## BCD-to-7-segment decoder/driver.

The 7446/47 activates specific segment patterns in response to input codes





## BCD-to-7-segment decoder/driver.

This is a **commonanode** LED display.

The anodes all of segments are tied together to  $V_{\rm CC}$ .



Another type uses a **common-cathode** method, with each segment requiring 10 to 20 mA of current.

TTL/CMOS devices are normally not used to drive a common-cathode display directly—a transistor interface circuit is often used

- Most decoders accept an input code & produce a HIGH (or LOW) at *one* and *only one* output line.
- The opposite of decoding process is encoding. Performed by a logic circuit called an encoder.

An encoder has a number of input lines, only **one** of which is activated at a given time.

Shown is an encoder with *M* inputs and *N* outputs.
Inputs are active-HIGH, which means that they are normally LOW.

It produces an *N*-bit output code, depending on which input is activated.



 An octal-to-binary encoder (8-line-to-3-line encoder) accepts eight input lines, producing a three-bit output code corresponding to the input.



\*Only one LOW input at a time

Logic circuit for an octal-to-binary (8-line-to-3-line) encoder. Only one input should be active at one time.

 A priority encoder ensures that when two or more inputs are activated, the output code will correspond to the highest-numbered input.



It has nine active-LOW inputs represent decimal digits

1 through 9, producing *inverted* BCD code corresponding to the highest-numbered activated input.

#### 74147 Decimal-to-BCD Priority encoder



| $\bar{A}_1$ | $\bar{A}_2$ | $\bar{A}_3$ | $\bar{A}_4$ | $\bar{A}_5$ | $\bar{A}_{6}$ | $\bar{A}_7$ | $\bar{A}_8$ | $\bar{A}_9$ | Ō <sub>3</sub> | $\bar{O}_2$ | $\bar{O}_1$ | $\bar{O}_0$ |
|-------------|-------------|-------------|-------------|-------------|---------------|-------------|-------------|-------------|----------------|-------------|-------------|-------------|
| 1           | 1           | 1           | 1           | 1           | 1             | 1           | 1           | 1           | 1              | 1           | 1           | 1           |
| X           | X           | X           | X           | X           | X             | X           | X           | 0           | 0              | 1           | 1           | 0           |
| X           | X           | X           | X           | X           | X             | X           | 0           | 1           | 0              | 1           | 1           | 1           |
| X           | X           | X           | X           | X           | X             | 0           | 1           | 1           | 1              | 0           | 0           | 0           |
| X           | X           | X           | X           | X           | 0             | 1           | 1           | 1           | 1              | 0           | 0           | 1           |
| X           | Χ           | Χ           | X           | 0           | 1             | 1           | 1           | 1           | 1              | 0           | 1           | 0           |
| X           | Χ           | X           | 0           | 1           | 1             | 1           | 1           | 1           | 1              | 0           | 1           | 1           |
| X           | X           | 0           | 1           | 1           | 1             | 1           | 1           | 1           | 1              | 1           | 0           | 0           |
| X           | 0           | 1           | 1           | 1           | 1             | 1           | 1           | 1           | 1              | 1           | 0           | 1           |
| 0           | 1           | 1           | 1           | 1           | 1             | 1           | 1           | 1           | 1              | 1           | 1           | 0           |

X = either 0 or 1

#### 5-4 Switch Encoders

- A switch encoder can be used when BCD data must be entered manually into a digital system.
  - The 10 switches might be the keyboard switches on a calculator—representing digits 0 through 9.

The switches are of the normally open type,

So the encoder inputs are all normally HIGH.

BCD output is 0000.

When a key is depressed, the circuit will produce the BCD code for that digit.

The 74LS147 is a *priority* encoder, so simultaneous key depressions produce the BCD code for the *higher-numbered* key.



- A multiplexer (MUX) selects 1 of N input data sources and transmits the selected data to a single output—called multiplexing.
  - A digital multiplexer or data selector is a logic circuit that performs the same task.



- A two-input MUX could be used in a digital system that uses two different MASTER CLOCK signals.
  - A high-speed clock in one mode and a slow-speed clock for the other.



- Two-, four-, eight-, and 16-input multiplexers are available in the TTL and CMOS logic families.
  - These basic ICs can be combined for multiplexing a larger number of inputs.





# The 74ALS157 contains four two-input multiplexers



| Ē | S | Za              | Z <sub>b</sub>  | Z <sub>c</sub>  | Z <sub>d</sub>  |
|---|---|-----------------|-----------------|-----------------|-----------------|
| H | X | L               | L               | L               | L               |
| L | L | I <sub>0a</sub> | I <sub>0b</sub> | I <sub>0c</sub> | I <sub>Od</sub> |
| L | H | I <sub>1a</sub> | I <sub>1b</sub> | I <sub>1c</sub> | I <sub>1d</sub> |





- Multiplexer circuits find numerous and varied applications in digital systems of all types.
  - Data selection/routing, parallel-to-serial conversion.
  - Operation sequencing.
  - Waveform/logic-function generation.



## Parallel-to-serial converter.



# Multiplexer used to implement a logic function described by the truth table.



## 5-7 Demultiplexers (Data Distributors)

- A demultiplexer (DEMUX) takes a single input and distributes it over several outputs.
  - The select input code determines to which output the DATA input will be transmitted.



## 5-7 Demultiplexers (Data Distributors)





 Select Code
 Ottputs

 S2
 S1
 S0
 O7
 O6
 O5
 O4
 O3
 O2
 O1
 O0

 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0

Note: I is the data input

## 5-7 Demultiplexers (Data Distributors)

# Security monitoring system using the 74ALS138.



The system shown can handle eight doors, but can be expanded to any number.

The door switches are data inputs to the MUX.

They produce a HIGH when a door is open and a LOW when it is closed.

#### 5-8 Code Converters

 A code converter is a logic circuit that changes data presented in one type of binary code to another type of binary code.



Basic idea of a two-digit BCD-to-binary converter.

#### 5-8 Code Converters

- The bits in a BCD representation have decimal weights that are 8, 4, 2, 1 within each code group.
  - That differ by a factor of 10 from one code group (decimal digit) to the next.

The decimal weight of each bit in the BCD representation can be converted to its binary equivalent.

| BCD Bit        | Decimal<br>Weight |                       | Binary Equivalent     |                       |                       |                |                       |                       |  |  |  |
|----------------|-------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------|-----------------------|-----------------------|--|--|--|
|                |                   | <b>b</b> <sub>6</sub> | <b>b</b> <sub>5</sub> | <b>b</b> <sub>4</sub> | <b>b</b> <sub>3</sub> | b <sub>2</sub> | <i>b</i> <sub>1</sub> | <b>b</b> <sub>0</sub> |  |  |  |
| A <sub>0</sub> | 1                 | 0                     | 0                     | 0                     | 0                     | 0              | 0                     | 1                     |  |  |  |
| $B_0$          | 2                 | 0                     | 0                     | 0                     | 0                     | 0              | 1                     | 0                     |  |  |  |
| $C_0$          | 4                 | 0                     | 0                     | 0                     | 0                     | 1              | 0                     | 0                     |  |  |  |
| $D_0$          | 8                 | 0                     | 0                     | 0                     | 1                     | 0              | 0                     | 0                     |  |  |  |
| $A_1$          | 10                | 0                     | 0                     | 0                     | 1                     | 0              | 1                     | 0                     |  |  |  |
| $B_1$          | 20                | 0                     | 0                     | 1                     | 0                     | 1              | 0                     | 0                     |  |  |  |
| $C_1$          | 40                | 0                     | 1                     | 0                     | 1                     | 0              | 0                     | 0                     |  |  |  |
| $D_1$          | 80                | 1                     | 0                     | 1                     | 0                     | 0              | 0                     | 0                     |  |  |  |

## **5-8 Code Converters**



One way to implement the logic circuit that performs conversion process is to use binary adder circuits.

## 5-9 Data Busing

- In computers, transfer of data takes place over a common set of connecting lines called a data bus.
  - Devices tied to the data bus will often have tri-state outputs, or be tied to the data bus by tristate buffers.
- Devices commonly connected to a data bus:
  - Microprocessors; Semiconductor memory chips.
  - Digital-to-analog and analog-to-digital converters.

## 5-9 Data Busing

